

## SN74LS86N

### Product Introduction

The SN74LS86N is an integrated two input XOR gate integrated circuit composed of four groups.

### Product Features

- Integrating four sets of two input XOR gate circuits
- Fully compatible with TTL/DTL input and output logic level
- Package : DIP14, SOP14

## Product Applications

- Digital logic driver
- Industrial control applications
- Other application areasBattery-powered equipment

## ■ Package and Pin Assignment

| SOP14 or DIP14. |                |        |                |  |  |  |  |
|-----------------|----------------|--------|----------------|--|--|--|--|
| Pin NO          | Pin Definition | Pin NO | Pin Definition |  |  |  |  |
| 1               | Input A1       | 14     | Supply VCC     |  |  |  |  |
| 2               | Input B1       | 13     | Input B4       |  |  |  |  |
| 3               | Output Y1      | 12     | Input A4       |  |  |  |  |
| 4               | Input A2       | 11     | Output Y4      |  |  |  |  |
| 5               | Input B2       | 10     | Input B3       |  |  |  |  |
| 6               | Output Y2      | 9      | Input A3       |  |  |  |  |
| 7               | Supply GND     | 8      | Output Y3      |  |  |  |  |



## Absolute Maximum Ratings

| Item                  | Symbol          | Maximum Ratings | Unit         |
|-----------------------|-----------------|-----------------|--------------|
| Supply voltage        | V <sub>CC</sub> | 7               | V            |
| Input voltage         | Vı              | 7               | V            |
| Power dissipation     | P <sub>D</sub>  | 500             | mW           |
| Operating temperature | T <sub>A</sub>  | 0-70            | $^{\circ}$ C |
| Storage temperature   | Ts              | -65-150         | $^{\circ}$ C |
| welding temperature   | T <sub>W</sub>  | 260             | °C,10s       |

Note: the limit parameter is the limit value that cannot be exceeded under any condition. Once this limit is exceeded, it may cause physical damage such as deterioration of the product. At the same time, the chip can not be guaranteed to work properly when it is close to the limit parameters.



## **■** Block Diagram



## Function Table

| Inp | uts | Outputs |  |  |
|-----|-----|---------|--|--|
| Α   | В   | Υ       |  |  |
| L   | L   | L       |  |  |
| L   | Н   | Н       |  |  |
| Н   | L   | Н       |  |  |
| Н   | Н   | L       |  |  |

H = High Logic Level

L = Low Logic Level

# ■ Recommended Operating Conditions

| Item                  | Symbol            | Min   | Тру | Max   | Unit          |
|-----------------------|-------------------|-------|-----|-------|---------------|
| Supply voltage        | $V_{CC}$          | 4. 75 | 5   | 5. 25 | V             |
| Input voltage         | $V_{\mathrm{IH}}$ | 2     | _   | _     | V             |
|                       | $V_{\mathrm{IL}}$ | _     | _   | 0.7   | V             |
| Output current        | $I_{OH}$          | _     | _   | -400  | uA            |
|                       | $I_{OL}$          | _     | _   | 8     | mA            |
| Operating temperature | T <sub>A</sub>    | 0     | _   | 60    | ${\mathbb C}$ |

### **■ Electrical Characteristics** (T<sub>A</sub>=25°C, Unless specified)

| Item                         | Symbol                | Min | Тру  | Max  | Unit | Conditions                           |                                                            |  |
|------------------------------|-----------------------|-----|------|------|------|--------------------------------------|------------------------------------------------------------|--|
|                              | Voн                   | 2.7 | 3.3  | _    | V    | I <sub>OH</sub> =-400uA              | VCC-4 75V V9V                                              |  |
| Output voltage               | V <sub>OL</sub>       | _   | 0.1  | 0.4  | V    | I <sub>OL</sub> =4mA                 | VCC=4. 75V, V <sub>IH</sub> =2V,<br>V <sub>IL</sub> =0. 7V |  |
|                              |                       |     | 0.20 | 0.5  |      | I <sub>OL</sub> =8mA                 |                                                            |  |
|                              | ΙΙ                    | _   | 0.1  | 100  | uА   | VCC=5.25V, V <sub>I</sub> =7V        |                                                            |  |
| Input current                | ${ m I}_{	extsf{IH}}$ | _   | 0.1  | 20   | uА   | VCC=5. 25V, V <sub>I</sub> =2. 7V    |                                                            |  |
|                              | I <sub>IL</sub>       | _   | 0.38 | 0.8  | mA   | VCC=5. 25V, V <sub>I</sub> =0. 4V    |                                                            |  |
| Short-circuit output current | IOS(Note1)            | -   | -38  | -100 | mA   | VCC=5. 25V                           |                                                            |  |
| Supply current               | Icc                   | _   | 6.0  | 10   | mA   | VCC=5.25V, all $V_{\mathbf{I}}$ =GND |                                                            |  |
| Input clamp voltage          | $V_{IK}$              | _   | 0.9  | -1.5 | V    | VCC=4.75V, I <sub>I</sub> = -18mA    |                                                            |  |

Note1: only one output port is short circuited each time, and the short circuit time is not more than one second.

# **Switching Characteristics** (T<sub>a</sub>=25°C, Unless specified)

| Item                   | Symbol           | Min | Тру | Max | Unit | Conditions       |
|------------------------|------------------|-----|-----|-----|------|------------------|
| Propagation delay time | t <sub>PLH</sub> | _   | 20  | _   | ns   | VCC=5V, CL=16pF, |
|                        | t <sub>PHL</sub> | _   | 12  | _   | ns   | RL=2K Ω          |

HLF (2/5)www.hlf-ic.cn



## Testing Method

#### 1 \ Test Circuit



#### 2 \ Waveform



#### Note:

- 1. See Testing Table refers to the corresponding test items in the switch characteristic table.
- 2. the CL capacitor is an external patch capacitor (0603), which is connected to the output pin and the capacitor is near the chip GND.
- 3. Input: port input level, f=500kHz, D=50%, tTLH=tTHL or less 20ns;
- 4. Output: Y output test port (Out of Phase Output, In Phase Output)



# Package Dimensions

Unit: mm /inch

DIP14





Ver 1.00

**SOP14** 

